5. Configuration Registers
108
Tsi310 User Manual
80B6020_MA001_05
5.5.2
Secondary Data Buffering Control Register
This register provides controls for memory read transactions that are initiated on the secondary
interface.
Address Offset
x‘42’
Access
See individual bit fields.
Reset Value
x‘0020’
Rese
rve
d
Maximum Memory
Read Byte
Count
Ena
b
le Rel
a
xed Orderin
g
Secon
dary
S
p
ecial
De
layed
R
ead
Mode
Secon
dary Read
Prefetch bit
s
Secon
dary Read
L
ine Prefetch bit
s
Secon
dary Read
Mul
ti
p
le Prefetch bit
s
Rese
rve
d
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Summary of Contents for Tsi310TM
Page 8: ...Contents 8 Tsi310 User Manual 80B6020_MA001_05...
Page 10: ...List of Figures 10 Tsi310 User Manual 80B6020_MA001_05...
Page 12: ...List of Tables 12 Tsi310 User Manual 80B6020_MA001_05...
Page 18: ...18 Tsi310 User Manual 80B6020_MA001_05...
Page 44: ...2 Bus Operation 44 Tsi310 User Manual 80B6020_MA001_05...
Page 58: ...3 Clocking and Reset Options 58 Tsi310 User Manual 80B6020_MA001_05...
Page 62: ...4 Transaction Ordering 62 Tsi310 User Manual 80B6020_MA001_05...
Page 150: ...5 Configuration Registers 150 Tsi310 User Manual 80B6020_MA001_05...
Page 170: ...6 Signals and Pinout 170 Tsi310 User Manual 80B6020_MA001_05...
Page 190: ...7 JTAG Boundary Scan 190 Tsi310 User Manual 80B6020_MA001_05...
Page 196: ...8 Electrical Characteristics 196 Tsi310 User Manual 80B6020_MA001_05...
Page 200: ...9 Package Information 200 Tsi310 User Manual 80B6020_MA001_05...
Page 202: ...A Ordering Information 202 Tsi310 User Manual 80B6020_MA001_05...
Page 206: ...Index 206 Tsi310 User Manual 80B6020_MA001_05...