12. Register Descriptions
367
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.71
I2O Inbound Post List Top Pointer Register
TOP:
This pointer gives the address offset for the Inbound Post List Top Pointer from PB_I2O_BS.
This pointer is initialized by the IOP and maintained by PowerSpan II. This pointer is incremented by
four for each PCI write to the Inbound Queue.
Register Name: IPL_TOP
Register Offset: 0x524
PCI
Bits
Function
PB
Bits
31-24
PB_I2O_BS
0-7
23-16
PB_I2O_BS
TOP
8-15
15-08
TOP
16-23
07-00
TOP
0
0
24-31
Name
Type
Reset
By
Reset
State
Function
PB_I2O_BS
[11:0]
R
PRI_RST
0
Processor Bus I2O Base Address
TOP [17:0]
R/W
PRI_RST
0
Inbound Post List Top Pointer
This pointer gives the address offset for the Inbound Post
List Top Pointer from PB_I2O_BS.
The initial values of the Inbound Post List Bottom and Top pointers should be
the same. After these pointers are initialized, the inbound post list is empty.