12. Register Descriptions
332
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
12.5.47
Interrupt Enable Register 0
Each bit, when set, allows the corresponding active status bit in ISR0 to generate an interrupt on an
external pin. The external pin is determined by the Interrupt Mapping Registers and the Interrupt
Direction Register.
Register Name: IER0
Register Offset: 0x418
PCI
Bits
Function
PB
Bits
31-24
PowerSpan II Reserved
I2O_HOS
T_MASK
I2O_IOP_
EN
DMA3_EN
DMA2_EN
DMA1_EN
DMA0_EN
0-7
23-16
P2_HW_E
N
P1_HW_E
N
INT5_HW
_EN
INT4_HW
_EN
INT3_HW
_EN
INT2_HW
_EN
INT1_HW
_EN
INT0_HW
_EN
8-15
15-08
DB7_EN
DB6_EN
DB5_EN
DB4_EN
DB3_EN
DB2_EN
DB1_EN
DB0_EN
16-23
07-00
MBOX7_E
N
MBOX6_E
N
MBOX5_E
N
MBOX4_E
N
MBOX3_E
N
MBOX2_E
N
MBOX1_E
N
MBOX0_E
N
24-31
Name
Type
Reset
By
Reset
State
Function
I2O_HOST_MA
SK
R/W
G_RST
0
I2O_HOST interrupt mask
This bit is an alias for the I2O register OPL_IM[OP_ISM] used
to mask interrupts associated with the I2O Outbound Queue.
0=interrupt enabled
1=interrupt masked
I2O_IOP_EN
R/W
G_RST
0
I2O_IOP interrupt enable
DMAx_EN
R/W
G_RST
0
DMAx interrupt enable
P1_HW_EN
R/W
G_RST
0
PCI 1 hardware interrupt enable
P2_HW_EN
R/W
G_RST
0
PCI-2 hardware interrupt enable
2P: Reserved
INT0_HW_EN
R/W
G_RST
0
INT[0]_ hardware interrupt enable
INT1_HW_EN
R/W
G_RST
0
INT[1]_ hardware interrupt enable
INT2_HW_EN
R/W
G_RST
0
INT[2]_ hardware interrupt enable
INT3_HW_EN
R/W
G_RST
0
INT[3]_ hardware interrupt enable
INT4_HW_EN
R/W
G_RST
0
INT[4]_ hardware interrupt enable
INT5_HW_EN
R/W
G_RST
0
INT[5]_ hardware interrupt enable