1. Functional Overview
20
PowerSpan II User Manual
80A1010_MA001_09
Integrated Device Technology
www.idt.com
Figure 1: PowerSpan II Block Diagram
1.1.1
PowerSpan II Features
PowerSpan II has the following features:
1.1.1.1
Processor Support
•
Direct connect interface for embedded processors:
— Motorola: PowerQUICC II (MPC825x, MPC826x, MPC827x, MPC8280), PowerPC 7XX
(MPC74x,MPC75x), PowerPC 7400
— IBM: PowerPC 740, PowerPC 750
— Wintegra: WinPath
TM
•
25 MHz-to-100 MHz bus frequency
•
Programmable endian conversion
•
PowerQUICC II Configuration Slave support for power-up options
IEEE1149.1
Boundary
Scan
Up to 7
External
Bus Masters
Up to 8
Slave
Devices
Hot Swap
Friendly - Programmable
on PCI-1 or PCI-2
Up to 7
External
Bus Masters
Up to 3
External
Bus Masters
32-bit Address/64-bit Data
100 MHz Processor Bus
PowerPC Processor Bus Interface
PB
Arbiter
PCI-1
Arbiter
PCI-2
Arbiter
PCI-1 Interface
PCI-2 Interface
(Optional Interface)
JTAG
Hot Swap
Controller
DMA
Registers
32-bit Address and Data
66 MHz PCI Bus
32-bit Address / 64-bit Data
66 MHz PCI Bus
Switching Fabric
PCI-to-Processor
Posted Writes
Concurrent Delayed Reads
Concurrent DMA Reads/Writes
Processor-to-PCI
Posted Writes
Concurrent Delayed Reads
Concurrent DMA Reads/Writes
PCI-to-PCI
Posted Writes
Concurrent Reads
Concurrent DMA Reads/Writes
Interrupts
80A1010_BK001_03
I 2 C