
IDT Switch Configuration and Status Registers
PES32NT24xG2 User Manual
24 - 37
January 30, 2013
Notes
SMBUSSTS - SMBus Status (0x1188)
15:14
RSTMODE
RW
0x0
SWSticky
Reset Mode.
This field controls the manner in which port reset outputs
are generated.
0x0 - (pec) Power enable controlled reset output
0x1 - (pgc) Power good controlled reset output
0x2 - Reserved
0x3 - Reserved
23:16
PWR2RST
RW
0x14
SWSticky
Slot Power to Reset Negation.
This field contains the delay from stable downstream switch
port power to negation of the downstream switch port reset
in units of 10 mS. A value of zero corresponds to no delay.
This field may be used to meet the T
PCPERL
specification.
The default value corresponds to 200 mS.
31:24
RST2PWR
RW
0x14
SWSticky
Reset Negation.
This field contains the delay from negation of a downstream
switch port’s reset to disabling of a downstream switch
port’s power in units of 10 mS. A value of zero corresponds
to no delay.
The default value corresponds to 200 mS.
Bit
Field
Field
Name
Type Default
Value
Description
0
Reserved
RO
0x0
Reserved field.
7:1
SSMBADDR
RO
HWINIT
Slave SMBus Address.
This field contains the SMBus address assigned to the
slave SMBus interface. Refer to section Initialization on
page 12-22.
8
Reserved
RO
0x0
Reserved field.
15:9
MSMBADDR
RO
HWINIT
Master SMBus Address.
This field contains the SMBus address issued by the master
SMBus interface. Refer to section Serial EEPROM on page
12-2.
19:16
Reserved
RO
0x0
Reserved field.
20
EED
RW1C
0x0
SWSticky
EEPROM Error Detected.
This bit is set when an error is detected by the master
SMBus interface during serial EEPROM initialization. The
occurrence of such an error causes the EEPROM loading
to be aborted and the RSTHALT bit to be set in the SWCTL
register.
When a known error is detected, this bit is set in conjunction
with another bit in this register that indicates the type of
error (e.g., Blank Serial EEPROM, Initialization Checksum
Error, etc.) When an unknown error is detected, only this bit
is set.
Bit
Field
Field
Name
Type Default
Value
Description
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...