
IDT DMA Function Registers
PES32NT24xG2 User Manual
23 - 25
January 30, 2013
Notes
MSIUADDR - Message Signaled Interrupt Upper Address (0x0D8)
MSIMDATA - Message Signaled Interrupt Message Data (0x0DC)
Extended Configuration Space Access Registers
ECFGADDR - Extended Configuration Space Access Address (0x0F8)
Bit
Field
Field
Name
Type Default
Value
Description
31:0
UADDR
RW
0x0
Upper Message Address.
This field specifies the upper portion of the DWORD
address of the MSI memory write transaction. If the con-
tents of this field are non-zero, then 64-bit address is used
in the MSI memory write transaction. If the contents of this
field are zero, then the 32-bit address specified in the MSI-
ADDR register is used.
Refer to section Interrupts on page 15-24 for restrictions on
the programming of this field.
Bit
Field
Field
Name
Type Default
Value
Description
15:0
MDATA
RW
0x0
Message Data.
This field contains the lower 16-bits of data that are written
when a MSI is signaled.
31:16
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type Default
Value
Description
1:0
Reserved
RO
0x0
Reserved field.
7:2
REG
RW
0x0
Register Number.
This field selects the configuration register number as
defined by Section 7.2.2 of the PCI Express Base Specifi-
cation Rev. 2.1.
The value of this register must not be programmed to point
to the address offset of this register (i.e., 0xF8) or the ECF-
GDATA register (i.e., 0xFC). Violation of this rule produces
undefined results.
Also, the value of this register must not be programmed to
point to the global address space access registers (GAS-
AADDR and GASADATA). Violation of this rule produces
undefined results.
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...