
IDT NT Endpoint Registers
PES32NT24xG2 User Manual
22 - 78
January 30, 2013
Notes
BARLIMIT3 - BAR 3 Limit Address (0x4A4)
When the MEMSI field in BARSETUP2 is set to memory space (i.e., zero) and the TYPE field is set to
64-bit addressing, all 32-bits of this register become read-write, default to the value 0xFFFF_FFFF, and act
as the upper bits of the LADDR field in the BARLIMIT2 register.
BARLTBASE3 - BAR 3 Lower Translated Base Address (0x4A8)
31
EN
RW
0x0
SWSticky
BAR Enable.
When cleared, the corresponding BAR is disabled and
returns a zero when read (i.e., configuration values in this
register are ignored and all fields of the BAR take on a
value of zero).
When the MEMSI field in BARSETUP2 is set to memory
space (i.e., zero) and the TYPE field is set to 64-bit
addressing, BAR3 takes on the function of the upper 32-bits
of the BADDR field in BAR2. In this mode, this field remains
RW but has no functional effect on the operation of the
device.
0x0 - (disabled) disabled.
0x1 - (enabled) enabled.
Bit
Field
Field
Name
Type Default
Value
Description
9:0
Reserved
RO
See
Description
Reserved.
When the MEMSI field in BARSETUP2 is set to memory
space (i.e., zero) and the TYPE field is set to 64-bit
addressing, all 32-bits of this register become read-write
SWSticky and act as the upper bits of the LADDR field in
the BARLIMIT3 register.
31:10
LADDR
RW
0x3F_FFF
SWSticky
Limit Address.
When the BAR is configured to operate as an address win-
dow, this field specifies the limit address associated with
the BAR.
When the MEMSI field in BARSETUP2 is set to memory
space (i.e., zero) and the TYPE field is set to 64-bit
addressing, these bits act as the upper bits of the LADDR
field in the BARLIMIT2 register.
Bit
Field
Field
Name
Type Default
Value
Description
1:0
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type Default
Value
Description
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...