
IDT PCI-to-PCI Bridge Registers
PES32NT24xG2 User Manual
20 - 39
January 30, 2013
Notes
MSIUADDR - Message Signaled Interrupt Upper Address (0x0D8)
MSIMDATA - Message Signaled Interrupt Message Data (0x0DC)
Subsystem ID and Subsystem Vendor ID
SSIDSSVIDCAP - Subsystem ID and Subsystem Vendor ID Capability (0x0F0)
Bit
Field
Field
Name
Type Default
Value
Description
31:0
UADDR
RW
0x0
Upper Message Address.
This field specifies the upper portion of the DWORD
address of the MSI memory write transaction. If the con-
tents of this field are non-zero, then 64-bit address is used
in the MSI memory write transaction. If the contents of this
field are zero, then the 32-bit address specified in the MSI-
ADDR field is used.
Refer to section Interrupts on page 10-4 for restrictions on
the programming of this field.
Bit
Field
Field
Name
Type Default
Value
Description
15:0
MDATA
RW
0x0
Message Data.
This field contains the lower 16-bits of data that are written
when a MSI is signaled.
31:16
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type Default
Value
Description
7:0
CAPID
RO
0xD
Capability ID.
The value of 0xD identifies this capability as a SSID/SSVID
capability structure.
15:8
NXTPTR
RWL
HWINIT
(See
description)
MSWSticky
Next Pointer.
This field contains a pointer to the next capability structure.
The default value of this register depends on the port’s
operating mode. See section PCI-to-PCI Bridge Capability
Structures on page 19-9 for details.
Note that this field is MSWSticky. Therefore, if this field is
modified by software, its value will be preserved regardless
of any port operating mode change.
31:16
Reserved
RO
0x0
Reserved field.
Summary of Contents for PCI Express 89HPES32NT24xG2
Page 20: ...IDT Table of Contents PES32NT24xG2 User Manual x January 30 2013 Notes...
Page 24: ...IDT List of Tables PES32NT24xG2 User Manual xiv January 30 2013 Notes...
Page 28: ...IDT List of Figures PES32NT24xG2 User Manual xviii January 30 2013 Notes...
Page 56: ...IDT PES32NT24xG2 Device Overview PES32NT24xG2 User Manual 1 20 January 30 2013 Notes...
Page 100: ...IDT Switch Core PES32NT24xG2 User Manual 4 22 January 30 2013 Notes...
Page 128: ...IDT Failover PES32NT24xG2 User Manual 6 4 January 30 2013 Notes...
Page 148: ...IDT Link Operation PES32NT24xG2 User Manual 7 20 January 30 2013 Notes...
Page 164: ...IDT SerDes PES32NT24xG2 User Manual 8 16 January 30 2013 Notes...
Page 170: ...IDT Power Management PES32NT24xG2 User Manual 9 6 January 30 2013 Notes...
Page 196: ...IDT Transparent Switch Operation PES32NT24xG2 User Manual 10 26 January 30 2013 Notes...
Page 244: ...IDT SMBus Interfaces PES32NT24xG2 User Manual 12 40 January 30 2013 Notes...
Page 247: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 3 January 30 2013 Notes...
Page 248: ...IDT General Purpose I O PES32NT24xG2 User Manual 13 4 January 30 2013 Notes...
Page 330: ...IDT Switch Events PES32NT24xG2 User Manual 16 6 January 30 2013 Notes...
Page 342: ...IDT Multicast PES32NT24xG2 User Manual 17 12 January 30 2013 Notes...
Page 344: ...IDT Temperature Sensor PES32NT24xG2 User Manual 18 2 January 30 2013 Notes...
Page 384: ...IDT Register Organization PES32NT24xG2 User Manual 19 40 January 30 2013...
Page 492: ...IDT Proprietary Port Specific Registers PES32NT24xG2 User Manual 21 44 January 30 2013 Notes...
Page 588: ...IDT NT Endpoint Registers PES32NT24xG2 User Manual 22 96 January 30 2013 Notes...
Page 710: ...IDT JTAG Boundary Scan PES32NT24xG2 User Manual 25 12 January 30 2013 Notes...
Page 743: ...IDT Usage Models PES32NT24xG2 User Manual 26 33 January 30 2013 Notes...
Page 744: ...IDT Usage Models PES32NT24xG2 User Manual 26 34 January 30 2013 Notes...