10. Registers > Error Management Extensions Block Registers
CPS-1848 User Manual
245
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.7 Error Management Extensions Block Registers
Part 8 of the RapidIO Specification (Rev. 2.1) specifies a register extension block which contains status information and control
values for logical and physical layer error management for RapidIO devices. These registers are defined in this section.
10.7.1
Error Management Extensions Block Header Register
Register Name: ERR_MGT_EXTENSION_BLK_HEAD
Reset Value: 0x2000_0007
Register Offset: 0x001000
Bits
0
1
2
3
4
5
6
7
00:07
EF_PTR
08:15
EF_PTR
16:23
EF_ID
24:31
EF_ID
Bits
Name
Description
Type
Reset
Value
0:15
EF_PTR
Extended features pointer. This value points to the next entry in
the extended features list,
Lane Status Block Header Register
RO
0x2000
16:31
EF_ID
Hard Wired Extended Features ID
RO
0x0007