
IDT PCI to PCI Bridge and Proprietary Port Specific Registers
PES48T12G2 User Manual
15 - 11
April 5, 2013
PCI Express Capability Structure
PCIECAP - PCI Express Capability (0x040)
PCIEDCAP - PCI Express Device Capabilities (0x044)
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
CAPID
RO
0x10
Capability ID.
The value of 0x10 identifies this capability as a PCI
Express capability structure.
15:8
NXTPTR
RWL
Refer to sec-
Next Pointer.
This field contains a pointer to the next capability
structure.
19:16
VER
RWL
0x2
PCI Express Capability Version.
This field indicates the PCI-SIG
defined PCI Express capability structure version number.
The switch is compliant with the Express Capabilities Register
Expansion ECN.
23:20
TYPE
RO
Upstream:
0x5
Downstream:
0x6
Port Type.
This field identifies the type of switch port (upstream or
downstream).
24
SLOT
RWL
0x0
Slot Implemented.
This bit is set when the PCI Express link asso-
ciated with this Port is connected to a slot. This field does not apply
to an upstream port and should be set to zero.
29:25
IMN
RO
0x0
Interrupt Message Number.
The function is allocated only one
MSI. Therefore, this field is set to zero.
31:30
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
2:0
MPAYLOAD
RWL
0x4
Maximum Payload Size Supported.
This field indicates the maxi-
mum payload size that the device can support for TLPs.
0x0 - (s128) 128 bytes max payload size
0x1 - (s256) 256 bytes max payload size
0x2 - (s512) 512 bytes max payload size
0x3 - (s1024) 1024 bytes max payload size
0x4 - (s2048) 2048 bytes max payload size
0x5 - (s4096) 4096 bytes max payload size
0x6 - reserved (treated as 128 bytes)
0x7 - reserved (treated as 128 bytes)
4:3
PFS
RO
0x0
Phantom Functions Supported.
This field indicates the support
for unclaimed function number to extend the number of outstand-
ing transactions allowed by logically combining unclaimed function
numbers. The value is hardwired to 0x0 to indicate that no function
number bits are used for phantom functions.
5
ETAG
RWL
0x1
Extended Tag Field Support.
This field indicates the maximum
supported size of the Tag field as a requester.
Summary of Contents for 89HPES48T12G2
Page 14: ...IDT Table of Contents PES48T12G2 User Manual vi April 5 2013 Notes...
Page 22: ...IDT Register List PES48T12G2 User Manual xiv April 5 2013 Notes...
Page 38: ...IDT PES48T12G2 Device Overview PES48T12G2 User Manual 1 16 April 5 2013 Notes...
Page 64: ...IDT Reset and Initialization PES48T12G2 User Manual 5 8 April 5 2013 Notes...
Page 82: ...IDT Link Operation PES48T12G2 User Manual 6 18 April 5 2013 Notes...
Page 98: ...IDT SerDes PES48T12G2 User Manual 7 16 April 5 2013 Notes...
Page 118: ...IDT Theory of Operation PES48T12G2 User Manual 8 20 April 5 2013 Notes...
Page 152: ...IDT SMBus Interfaces PES48T12G2 User Manual 12 20 April 5 2013 Notes...
Page 158: ...IDT Multicast PES48T12G2 User Manual 13 6 April 5 2013 Notes...