IDT Non-Transparent Mode Operation
PES16NT2 User Manual
10 - 36
April 15, 2008
Notes
PC_PCIELSTS - Port C NTB Mode PCI Express Link Status (0x052)
PC_PCIESCAP - Port C NTB Mode PCI Express Slot Capabilities (0x054)
Bit
Field
Field
Name
Type
Default
Value
Description
3:0
LS
RO
0x1
Link Speed
. This field is hardwired to 2.5 Gbps.
9:4
LW
RO
HWINIT
Link Width
. This field indicates the negotiated width of the
link.
10
TERR
RO
0x0
Training Error.
When set, this bit indicates that a link train-
ing error has occurred.
11
LTRAIN
RO
0x0
Link Training
. When set, this bit indicates that link training
is in progress.
12
SCLK
RWL
HWINIT
Slot Clock Configuration
. When set, this bit indicates that
the component uses the same physical reference clock
that the platform provides. The initial value of this field is
the state of the CCLKUS signal for port A and the CCLKDS
signal for downstream ports B and C. The value contained
in Serial EEPROM may override these default values.
15:13
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABP
RO
0x0
Attention Button Present
. Hot-plug is not supported.
1
PCP
RO
0x0
Power Control Present
. Hot-plug is not supported.
2
MRLP
RO
0x0
MRL Sensor Present
. Hot-plug is not supported.
3
ATTIP
RO
0x0
Attention Indicator Present
. Hot-plug is not supported.
4
PWRIP
RO
0x0
Power Indicator Present
. Hot-plug is not supported.
5
HPS
RO
0x0
Hot Plug Surprise
. Hot-plug is not supported.
6
HPC
RO
0x0
Hot Plug Capable
. Hot-plug is not supported.
14:7
SPLV
RO
0x0
Slot Power Limit Value
. Feature not supported between
the Port C PCI-to-PCI bridge and the internal endpoint.
16:15
SPLS
RO
0x0
Slot Power Limit Scale
. Feature not supported between
the Port C PCI-to-PCI bridge and the internal endpoint.
17
EIP
RO
0x0
Electromechanical Interlock Present
. Hot-plug is not
supported.
18
NCCS
RO
0x0
No Command Completed Support
. Hot-plug is not sup-
ported.
31:19
PSLOTNUM
RWL
0x0
Physical Slot Number
. This field indicates the physical
slot number attached to this port. For devices intercon-
nected on the system board, this field should be initialized
to zero.
This bit is read-only and has a value of zero when the
SLOT bit in the PCIECAP register is cleared.
Summary of Contents for 89HPES16NT2
Page 14: ...DT List of Figures PES16NT2 User Manual viii April 15 2008 Notes...
Page 20: ...IDT Register List PES16NT2 User Manual xiv April 15 2008 Notes...
Page 32: ...IDT PES16NT2 Device Overview PES16NT2 User Manual 1 12 April 15 2008 Notes...
Page 50: ...IDT Link Operation PES16NT2 User Manual 3 6 April 15 2008 Notes...
Page 62: ...IDT Power Management PES16NT2 User Manual 5 4 April 15 2008 Notes...
Page 78: ...IDT SMBus Interfaces PES16NT2 User Manual 6 16 April 15 2008 Notes...
Page 83: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 5 April 15 2008 Notes...
Page 84: ...IDT NTB Upstream Port Failover PES16NT2 User Manual 7 6 April 15 2008 Notes...
Page 130: ...IDT Transparent Mode Operation PES16NT2 User Manual 9 44 April 15 2008 Notes...
Page 284: ...IDT Non Transparent Mode Operation PES16NT2 User Manual 10 154 April 15 2008 Notes...