CPC700 User’s Manual—Preliminary
6-5
Note: Boot ROM Bank Width 0 and 1 correspond to the ROM Bank Width register bits 0 and 1 respectively.
See Section 4.9.3.2, “RBW - ROM Bank Width”.
The status of the pin strapping may be read through the register shown in Table 69..
System PLL
Enable PLL
pulldown
Bypass PLL
pullup
Shared DQM / ECC
Enable DQM [1:7]
pullup
Enable ECC [1:7]
pulldown
Table 63. PCI Frequency Modes
CPC700 I/O
Clocking Mode
PCI Frequency Range
TSIZ(1)
TSIZ(2)
PCI_66_STR
AP
Async
25 - 35 MHz
pulldown
don’t care
pulldown
Async
34 - 50 MHz
pulldown
pulldown
pullup
Async
49 - 67 MHz
pulldown
pullup
pullup
Sync (2:1)
25 - 35 MHz
pullup
don’t care
pulldown
Table 62. General Strapping Options (Continued)
CPC700 I/O
Function
Notes
TT[0]
TT[1]
TT[4]
TSIZ[0]
GBL_N
Summary of Contents for CPC700
Page 10: ...Table of Contents x Table of Contents...
Page 16: ...Tables xvi List of Tables...
Page 28: ...1 12 CPC700 User s Manual Preliminary...
Page 72: ...3 36 Processor Interface...
Page 132: ...4 60 Memory Controller...
Page 184: ...5 52 PCI Interface...
Page 194: ...6 10 Clock Power Management and Reset...
Page 224: ...8 18 IIC...
Page 244: ...10 10 Interrupt Controller...
Page 246: ...I 11 2 JTAG...
Page 250: ...12 4 Processor Local Bus PLB...
Page 262: ...14 10 Register Summary...
Page 267: ...CPC700 User s Manual Preliminary...