60
Table 3.2
Interrupt Sources and Priorities
Interrupt Source
Interrupt
Vector Number
Vector Address
Priority
RES
Reset
0
H'0000 to H'0001
High
IRQ
0
IRQ
0
4
H'0008 to H'0009
IRQ
1
IRQ
1
5
H'000A to H'000B
IRQ
2
IRQ
2
6
H'000C to H'000D
IRQ
3
IRQ
3
7
H'000E to H'000F
IRQ
4
IRQ
4
8
H'0010 to H'0011
WKP
0
WKP
0
9
H'0012 to H'0013
WKP
1
WKP
1
WKP
2
WKP
2
WKP
3
WKP
3
WKP
4
WKP
4
WKP
5
WKP
5
WKP
6
WKP
6
WKP
7
WKP
7
SCI1
SCI1 transfer complete
10
H'0014 to H'0015
Timer A
Timer A overflow
11
H'0016 to H'0017
Timer Y
Timer Y overflow
12
H'0018 to H'0019
Timer FL
Timer FL compare match
Timer FL overflow
14
H'001C to H'001D
Timer FH
Timer FH compare match
Timer FH overflow
15
H'001E to H'001F
Timer G
Timer G input capture
Timer G overflow
16
H'0020 to H'0021
SCI3
SCI3 receive data full
SCI3 transmit data empty
SCI3 transmit end
SCI3 overrun error
SCI3 framing error
SCI3 parity error
18
H'0024 to H'0025
A/D converter
A/D conversion end
19
H'0026 to H'0027
(SLEEP instruction
executed)
Direct transfer
20
H'0028 to H'0029
Low
Note:
Vector addresses H'0002 to H'0007, H'001A to H'001B, and H'0022 to H'0023 are reserved
and cannot be used.