349
RDR—Receive data register
H'AD
SCI3
Bit
Initial value
Read/Write
7
RDR7
0
R
6
RDR6
0
R
5
RDR5
0
R
4
RDR4
0
R
3
RDR3
0
R
0
RDR0
0
R
2
RDR2
0
R
1
RDR1
0
R
TMA—Timer mode register A
H'B0
Timer A
Bit
Initial value
Read/Write
7
TMA7
0
R/W
6
TMA6
0
R/W
5
TMA5
0
R/W
0
TMA0
0
R/W
2
TMA2
0
R/W
1
TMA1
0
R/W
Internal clock select
TMA3 TMA2
0
PSS
PSS
PSS
PSS
0
4
—
1
—
Clock output select
0
ø/32
ø/16
TMA1
0
1
TMA0
0
0
1
1
PSS
PSS
PSS
PSS
1
0
1
0
0
1
1
1
PSW
PSW
PSW
PSW
0
0
1
0
0
1
1
PSW and TCA are reset
1
0
1
0
0
1
1
Prescaler and Divider Ratio
or Overflow Period
ø/8192
ø/4096
ø/2048
ø/512
ø/256
ø/128
ø/32
ø/8
1 s
0.5 s
0.25 s
0.03125 s
Interval
timer
Time
base
Function
0 0
1
ø/8
ø/4
1 0
1
1 0 0
1
1 0
1
ø /32
W
ø /16
W
ø /8
W
ø /4
W
3
TMA3
0
R/W