343
SDRL—Serial data register L
H'A3
SCI1
Bit
Initial value
Read/Write
7
SDRL7
Undefined
R/W
6
SDRL6
Undefined
R/W
5
SDRL5
Undefined
R/W
4
SDRL4
Undefined
R/W
3
SDRL3
Undefined
R/W
0
SDRL0
Undefined
R/W
2
SDRL2
Undefined
R/W
1
SDRL1
Undefined
R/W
Stores transmit and receive data
8-bit transfer mode:
16-bit transfer mode:
8-bit data
Lower 8 bits of data
PWCR—PWM control register
H'A4
14-bit PWM
Bit
Initial value
Read/Write
7
—
1
—
6
—
1
—
5
—
1
—
4
—
1
—
3
—
1
—
0
PWCR0
0
W
2
—
1
—
1
—
1
—
Clock select
1
0
Input clock ø/2 (tø
*
= 2/ø). 1 conversion cycle =
16,384ø; minimum transition width = 1/ø
1
Input clock ø/4 (tø
*
= 4/ø). 1 conversion cycle =
32,768ø; minimum transition width = 2/ø
Note:
*
tø: PWM input clock cycle
PWDRU—PWM data register U
H'A5
14-bit PWM
Bit
Initial value
Read/Write
7
—
1
—
6
—
1
—
5
PWDRU5
0
W
4
PWDRU4
0
W
3
PWDRU3
0
W
0
PWDRU0
0
W
2
PWDRU2
0
W
1
PWDRU1
0
W
Upper 6 bits of PWM waveform generation data