GV-395 Virtex-II DSP Hardware Accelerator Manual
GV & Associates, Inc.
07/10/04
9
8.0
ACX FPGA (U10)
8.1
ACX FPGA (U10) to Daughter I/O PCB Interface.
. The data is then transferred to the Xilinx ACX FPGA (U10). The data may then be processed by the FPGA.
Signal
PC1 Pin No.
ACX FPGA Pin
Signal
PC2 Pin No.
ACX FPGA Pin
AD0_DN0 1
E1 AD1_DN0 1
M1
AD0_DP0 2
D1 AD1_DP0 2
L1
AD0_DN1 3
E2 AD1_DN1 3
M2
AD0_DP1 4
D2 AD1_DP1 4
L2
AD0_DN2 5
E3 AD1_DN2 5
M3
AD0_DP2 6
D3 AD1_DP2 6
L3
AD0_DN3 7
G1 AD1_DN3 7
L4
AD0_DP3 8
F1 AD1_DP3 8
K4
AD0_DN4 9
G2 AD1_DN4 9
P2
AD0_DP4 10
F2 AD1_DP4 10
N2
AD0_DN5 11
G3 AD1_DN5 11
N4
AD0_DP5 12
F3 AD1_DP5 12
M4
AD0_DN6 13
F4 AD1_DN6 13
P3
AD0_DP6 14
E4 AD1_DP6 14
N3
AD0_DN7 15
F5 AD1_DN7 15
P5
AD0_DP7 16
G5 AD1_DP7 16
N5
AD0_DN8 17
J1 AD1_DN8 17
N6
AD0_DP8 18
H2 AD1_DP8 18
P6
AD0_DN9 19
J3 AD1_DN9 19
T2
AD0_DP9 20
H3 AD1_DP9 20
R1
AD0_DN10 21
J4 AD1_DN10 21
T3
AD0_DP10 22
H4 AD1_DP10 22
R3
AD0_DN11 23
J5 AD1_DN11 23
R4
AD0_DP11 24
H5 AD1_DP11 24
P4
AD0_CLKN 25
U1 AD1_CLKN 25
U3
ADO_CLK 26
U2 AD1_CLK 26
V4
+3.3V
27
No. Connect
+3.3V
27
No. Connect
+3.3V
28
No. Connect
+3.3V
28
No. Connect
+5V
29
No. Connect
+5V
29
No. Connect
+5V
30
No. Connect
+5V
30
No. Connect
AD0_DN12 31 E19
(GCLKP)
AD1_DN12 31 K18
(GCLKP)
AD0_DP12
32
E18 (GCLKS)
AD1_DP12
32
J18 (GCLKS)
AD0_DN13 33
K2 AD1_DN13 33
L6
AD0_DP13 34
J2 AD1_DP13 34
M6
AD0_DN14 35
L5 AD1_DN14 35
N7
AD0_DP14 36
K5 AD1_DP14 36
M7
AD0_DN15 37
J6 AD1_DN15 37
N8
AD0_DP15 38
K6 AD1_DP15 38
P8
DGND
39
No. Connect
DGND
39
No. Connect
DGND
40
No. Connect
DGND
40
No. Connect
DGND
41
No. Connect
DGND
41
No. Connect
DGND
42
No. Connect
DGND
42
No. Connect
DGND
43
No. Connect
DGND
43
No. Connect
8.1.1.1
ACX FPGA (U10) to PC1 and PC2 Interconnection Table