5 Configuration Mode Introduction
5.8 SERIAL Mode
UG290-2.3E
66(87)
register. A definition of the pins employed in the SERIAL mode is provided
in Table 5-18.
Table 5-18 Pin Definition in SERIAL Configuration Mode
Pin Name
I/O
Description
RECONFIG_N
I, internal
weak
pull-up
Low level pulse: Start GowinCONFIG
READY
I/O
High-level pulse: The device can be programmed
and configured;
Low level: Programming configuration for device
is prohibited
DONE
I/O
High-level: Successfully programmed and
configured;
Low-level: Programming and configuration
uncompleted or failed.
MODE[2:0]
I, internal
weak
pull-up
Configuration mode selection, READY rising edge
sampling
SCLK
I
Input clock
DIN
I, internal
weak
pull-up
Input data
DOUT
O
Output data, only used in SERIAL configuration
mode when FPGA cascading.
The connection diagram for the SERIAL mode is shown in Figure 5-50.
Figure 5-50 Connection Diagram for SERIAL Mode
FPGA
SCLK
DIN
Host
CLK
DOUT
Note!
The figure above shows the minimum system diagram of the SERIAL MODE. The MODE
value is set to "101". The connection for the other fixed pins is shown in Figure 5-1.
SERIAL Configuration Timing
See Figure 5-51 for the timing of SERIAL mode.
Figure 5-51 SERIAL Configuration Timing
Table 5-19 shows the timing parameters.