5 Configuration Mode Introduction
5.6 DUAL BOOT Configuration (Supported by LittleBee®
Family Only)
UG290-2.3E
62(87)
Table 5-16 shows the timing parameters.
Table 5-16 MSPI Configuration Timing Parameters
Name
Description
Min.
Max.
T
mclkp
MCLK clock period
15ns
-
T
mclkh
MCLK clock high time
7.5ns
-
T
mclkl
MCLK clock low time
7.5ns
-
T
mspis
MSPI PORT setup time
5ns
-
T
mspih
MSPI PORT hold time
1ns
-
T
mclkftco
Time from MCLK falling edge to output
-
10ns
T
readytmcsl
Time from READY rising edge to MCS_N low
100ns
200ns
T
readytmclk
Time from READY rising edge to first MCLK
edge
2.8μs
4.4μs
Other than the power requirements, the following conditions need to
be met to use the MSPI configuration mode:
MSPI port enable
RECONFIG_N is not set as a GPIO during the first configuration after
power up or the previous programming.
Initiate new configuration
Power-on again or trigger RECONFIG_N at one low pulse.
Figure 5-46 Multiple FPGA Connection Diagram in MSPI Configuration Mode
5.6
DUAL BOOT Configuration (Supported by LittleBee
®
Family Only)
The DUAL BOOT mode is a configuration mode supported by the
nonvolatile LittleBee
®
Family of FPGA products. In DUAL BOOT mode,
FPGA first reads bitstream data from external Flash to complete
configuration.