5 Configuration Mode Introduction
5.2 JTAG Configuration
UG290-2.3E
26(87)
TCK 1
TCK 2
TCK 3
TCK 4
TCK 5
TCK 6
TCK 7
TCK 8
value
4. Move the state machine, back to Run-Test-Idle after going from
Exit1-IR to Update-IR, and then run the state machine at least 3 clock
cycles in Run-Test-Idle.
5. Move the state machine to Shift-DR, send 32 clock cycles, and set
TMS to high level before the 32nd clock is sent. When the 32 clock
cycles are completed, jump from Shift-DR to Exit1-DR. During this
period, sending 32 clocks can read 32 bits data, that is, 0x0100381B,
as shown in Figure 5-12;
6. Move the state machine back to Run-Test-Idle;
Figure 5-10 Read Machine Flow Chart in ID Code State
Start
Move TAP to Shift-IR
Transfer
Read ID Code(0x11)
instruction (LSB)
&
Move TAP to Exit1-IR
End
Move TAP to Update-
IR
Move TAP to Run-
Test-Idle
Move TAP to Shift-DR
Transfer 32 clocks to
get ID Code
&
Move TAP to Exit1DR
Move TAP to Update-
DR
Move TAP to Run-
Test-Idle
Figure 5-11 The Access Timing of Read ID Code Instruction- 0x11