3 Development Board Circuit
3.10 Ethernet
DBUG359-1.2E
23(27)
3.10
Ethernet
3.10.1
Overview
Two Ethernet interfaces are reserved for FPGA to communicate with
PC or the other external devices.
3.10.2
Ethernet Circuit
Figure 3-11 Ethernet Download Connection
PHY1_TXD3
Ethernet PHY
65
66
U9
J7
RJ45
PHY1_TXEN
67
PHY1_RXC
U5
PHY1_RXD0
PHY1_RXD1
PHY1_RXD2
PHY1_RXD3
PHY1_TXD1
PHY1_TXD2
PHY1_GTCLK
PHY1_TXD0
PHY1_RXDV
PHY_MDC
PHY_MDIO
62
63
64
46
61
45
68
69
70
71
72
GW2AR18_V1.1
PHY2_TXD3
Ethernet PHY
51
52
U9
J8
RJ45
PHY2_TXEN
54
PHY2_RXC
U6
PHY2_RXD0
PHY2_RXD1
PHY2_RXD2
PHY2_RXD3
PHY2_TXD1
PHY2_TXD2
PHY2_GTCLK
PHY2_TXD0
PHY2_RXDV
PHY_MDC
PHY_MDIO
48
49
50
46
47
45
56
57
58
59
60
GW2AR18_V1.1
3.10.3
Pinout
Table 3-15 Ethernet1 Pinout
Signal Name
Pin No.
BANK
Description
I/O
PHY_MDC
45
5
PHY1 management interface clock
3.3V
PHY_MDIO
46
5
PHY1 management interface data
3.3V
PHY1_GTCLK
61
4
RGMII/MII transmitter clock
3.3V
PHY1_TXD0
62
4
RGMII/MII transmitter data
3.3V
Summary of Contents for DK START GW2AR18 V1.1
Page 1: ...DK_START_GW2AR18_V1 1 User Guide DBUG359 1 2E 09 03 2021 ...
Page 35: ......