3 Development Board Circuit
3.9 MIPI CSI
DBUG375-1.0E
22(40)
Name
FPGA Pin No.
BANK
I/O Level
Description
signal
DSI_TE
D16
1
2.5V
Tearing effect output
signal
3.9
MIPI CSI
3.9.1
Introduction
MIPI CSI uses 15pin connector with 1mm pitch. The interface includes
3 pairs of differential signals, among which one for clock and two for data.
Differential signals of three lanes are simultaneously channeled to the
double rows pin of 20pin with 2.00mm pitch.