
3 Development Board Circuit
3.9 MIPI/LVDS
DBUG392-1.0E
18(23)
3.9
MIPI/LVDS
3.9.1
Overview
Two 2-mm DC3-20P sockets are reserved in the development board
for MIPI/LVDS input/output performance testing and high-speed data
transmission. Up to 10 pairs of differential input and 10 pairs of differential
output can be satisfied.
3.9.2
MIPI/LVDS Circuit
Figure 3-8 MIPI/LVDS Circuit
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
F_LVDS_A1_P
F_LVDS_A2_P
F_LVDS_A3_P
F_LVDS_A4_P
F_LVDS_A5_P
F_LVDS_A1_N
F_LVDS_A2_N
F_LVDS_A3_N
F_LVDS_A4_N
F_LVDS_A5_N
J15
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
F_LVDS_B1_P
F_LVDS_B2_P
F_LVDS_B3_P
F_LVDS_B4_P
F_LVDS_B5_P
F_LVDS_B1_N
F_LVDS_B2_N
F_LVDS_B3_N
F_LVDS_B4_N
F_LVDS_B5_N
J16
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
F_LVDS_B6_P
F_LVDS_B7_P
F_LVDS_B8_P
F_LVDS_B9_P
F_LVDS_B6_N
F_LVDS_B7_N
F_LVDS_B8_N
F_LVDS_B9_N
J18
F_LVDS_B10_P
F_LVDS_B10_N