GD32W51x User Manual
718
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RID
Reserved
RMODE[2:0]
RWAITCYCLE[3:0]
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RCMD[15:0]
rw
Bits
Fields
Descriptions
31
RID
Send read ID command, command code comes from RCMD.
30:23
Reserved
Must be kept at reset value.
22:20
RMODE[2:0]
SQPI controller read command mode:
000: SSQ mode
001: SSS mode
010: SQQ mode
011: QQQ mode
100: SSD mode
101: SDD mode
19:16
RWAITCYCLE[3:0]
SQPI read command w aitcycle number after address phase
15:0
RCMD[15:0]
SQPI read command for AHB read transfer
RCMD[3:0] are valid w hen CMDBIT=00
RCMD[7:0] are valid w hen CMDBIT=01
RCMD[15:0] are valid w hen CMDBIT=10
NOTE: Before write 1 to RID bit, you must ensure it is cleared and after set RID to 1, you must wait RID cleared
21.4.3.
SQPI Write Command Register (SQPI_WCMD)
Address offset: 0x08
Reset value: 0x0001 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SCMD
Reserved
WMODE [2:0]
WWAITCYCLE [3:0]
rs
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WCMD[15:0]
rw
Bits
Fields
Descriptions
31
SCMD
Send special command w hich does not have address and data phase, command