GD32W51x User Manual
626
Reserved
EPERR
Reserved
HCM
rc_w0
rw
Bits
Fields
Descriptions
31:9
Reserved
Forced by hardw are to 0.
8
EPERR
Early parity error flag. This flag w ill be set as soon as the parity bit has been
detected, w hich is before RBNE flag. This flag is cleared by w riting 0.
0: No parity error is detected
1: Parity error is detected.
7:1
Reserved
Forced by hardw are to 0.
0
HCM
Hardw are flow control coherence mode
0: nRTS signal equals to the RBNE in status register
1: nRTS signal is set w hen the last data bit (parity bit w hen pce is set) has been
sampled.
18.4.13.
USART receive FIFO control and status register (USART_RFCS)
Address offset: 0xD0
Reset value: 0x0000 0400
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFFINT
RFCNT[2:0]
RFF
RFE
RFFIE
RFEN
Reserved
ELNACK
r_w0
r
r
r
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value
15
RFFINT
Receive FIFO full interrupt flag
14:12
RFCNT[2:0]
Receive FIFO counter number
11
RFF
Receive FIFO full flag
0: Receive FIFO not full
1: Receive FIFO full
10
RFE
Receive FIFO empty flag
0: Receive FIFO not empty
1: Receive FIFO empty
9
RFFIE
Receive FIFO full interrupt enable