GD32W51x User Manual
584
17.4.5.
TIMERx registers(x=5)
TIMER5 secure access base address: 0x5000 1000
TIMER5 non-secure access base address: 0x4000 1000
Control register 0 (TIMERx_CTL0)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ARSE
Reserved
SPM
UPS
UPDIS
CEN
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7
ARSE
Auto-reload shadow enable
0: The shadow register for TIMERx_CAR register is disabled
1: The shadow register for TIMERx_CAR register is enabled
6:4
Reserved
Must be kept at reset value.
3
SPM
Single pulse mode.
0: Counter continues after update event.
1: The CEN is cleared by hardw are and the counter stops at next update event.
2
UPS
Update source
This bit is used to select the update event sources by softw are.
0: When enabled, any of the follow ing events generate an update interrupt or DMA
request:
The UPG bit is set
The counter generates an overflow or underflow event
The slave mode controller generates an update event.
1: When enabled, only counter overflow /underflow generates an update interrupt or
DMA request.
1
UPDIS
Update disable.
This bit is used to enable or disable the update event generation.
0: update event enable. The update event is generate and the buffered registers are
loaded w ith their preloaded values w hen one of the follow ing events occurs:
The UPG bit is set