GD32W51x User Manual
381
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WDLT [11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDLT[11:0]
Analog w atchdog low threshold
These bits define the low threshold for the analog w atchdog.
14.5.9.
Regular sequence register 0 (ADC_RSQ0)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RL [3:0]
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23:20
RL[3:0]
Regular channel group length
The total number of conversion in regular group equals to RL[3:0] +1.
19:0
Reserved
Must be kept at reset value.
14.5.10.
Regular sequence register 1 (ADC_RSQ1)
Address offset: 0x30
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).