GD32W51x User Manual
378
This bit configure the DMA disable mode for single ADC mode
0: The DMA engine is disabled after the end of transfer signal from DMA controller
is detected.
1: When DMA=1, the DMA engine issues a request at end of each regular
conversion.
8
DMA
DMA request enable for regular channel.
0: DMA request disable
1: DMA request enable
7:2
Reserved
Must be kept at reset value.
1
CTN
Continuous mode
0: Continuous mode disable
1: Continuous mode enable
0
ADCON
ADC ON.
The ADC w ill be w aked up w hen this bit is changed from low to high and take a
stabilization time.
0: ADC disable and pow er dow n
1: ADC enable
14.5.4.
Sample time register 0 (ADC_SAMPT0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SPT11[2:0]
SPT10[2:0]
rw
rw
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value
5:3
SPT11[2:0]
Refer to SPT10[2:0] description
2:0
SPT10[2:0]
Channel sampling time
000: 1.5 cycles
001: 14.5 cycles
010: 27.5 cycles
011: 55.5 cycles
100: 83.5 cycles