GD32W51x User Manual
373
14.5.
Register definition
ADC secure access base address: 0x5001 2000
ADC non-secure access base address: 0x4001 2000
14.5.1.
Status register (ADC_STAT)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ROVF
STRC
STIC
EOIC
EOC
WDE
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
ROVF
Regular data register overflow
0: Regular data register not overflow
1: Regular data register overflow
This bit is set by hardw are w hen the regular data registers are overflow , in single
mode or multi mode. This flag is only set w hen DMA is enabled or end of
conversion mode is set to 1(EOCM=1). The recent regular data is lost w hen this bit
is set.
Cleared by softw are w riting 0 to it.
4
STRC
Start flag of regular channel group
0: No regular channel group started
1: Regular channel group started
Set by hardw are w hen regular channel conversion starts.
Cleared by softw are w riting 0 to it.
3
STIC
Start flag of inserted channel group
0: No inserted channel group started
1: Inserted channel group started
Set by hardw are w hen inserted channel group conversion starts.
Cleared by softw are w riting 0 to it.
2
EOIC
End of inserted group conversion flag
0: No end of inserted group conversion
1: End of inserted group conversion