GD32W51x User Manual
270
1: Configure Wi-Fi RF privilege access mode to privilege
27
QSPI_FLASHR EGPA
M
QSPI flash register privilege access mode configuration bit
This bit is set and cleared by softw are.
0: Configure QSPI flash register privilege access mode to non-privilege
1: Configure QSPI flash register privilege access mode to privilege
26
SQPI_PSRA MREGP
AM
SQPI PSRAM register privilege access mode configuration bit
This bit is set and cleared by softw are.
0: Configure SQPI PSRAM register privilege access mode to non-privilege
1: Configure SQPI PSRAM register privilege access mode to privilege
25
DBGPAM
DBG register privilege access mode configuration bit
This bit is set and cleared by softw are.
0: Configure DBG register privilege access mode to non-privilege
1: Configure DBG register privilege access mode to privilege
24
Reserved
Must be kept at reset value.
23
EFUSEPA M
EFUSE register privilege access mode configuration bit
This bit is set and cleared by softw are.
0: Configure EFUSE register privilege access mode to non-privilege
1: Configure EFUSE register privilege access mode to privilege
22:0
Reserved
Must be kept at reset value.
9.4.8.
TZSPC
external
memory
x
non-secure
mark
register
0
(TZPCU_TZSPC_TZMMPCx_NSM0)
Address offset: 0x030 + 0x010 * x, (x = 0 to 1)
Reset value: 0x0000 0000
If TZEN = 1, the given reset value is valid.
If TZEN = 0, the reset value is 0x4000 0000.
Secure access only.
NOTE
: When NSM NSM0_LEN is over the maximum size of the memory,
NSM0_LEN will set a constrained maximum.
Every TZPCU_
TZMMPCx_NSMy(y=0~3) register can define a non-secure area of the
memory, the whole non-secure area of the memory is the union of these areas.
If NSM0_LEN = 16384 and TZPCU_NSM0_SADD = 0, the whole 128-Mbyte memory space
is non-secure (independent of TZPCU_TZMMPCx_NSM1, TZPCU_TZMMPCx_NSM2 and
TZPCU_
TZMMPCx_NSM3 value).
If NSM0_LEN = 0x001 and NSM0_SADD = 0x3FF, only one 8-Kbyte block is defined as non-
secure (at address offset = 0x7FF E000, ending at 0x07FF FFFF).