GD32W51x User Manual
185
This bit is set and reset by softw are.
0: Disabled TIMER4 clock
1: Enabled TIMER4 clock
2
TIMER3EN
TIMER3 clock enable
This bit is set and reset by softw are.
0: Disabled TIMER3 clock
1: Enabled TIMER3 clock
1
TIMER2EN
TIMER2 clock enable
This bit is set and reset by softw are.
0: Disabled TIMER2 clock
1: Enabled TIMER2 clock
0
TIMER1EN
TIMER1 clock enable
This bit is set and reset by softw are.
0: Disabled TIMER1 clock
1: Enabled TIMER1 clock
6.5.14.
APB2 enable register (RCU_APB2EN)
Address offset: 0x44
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RFEN HPDFEN
Reserved
TIMER16
EN
TIMER15
EN
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SYSCFG
EN
Reserved SPI0EN SDIOEN
Reserved
ADC0EN
Reserved
USART2
EN
Reserved
TIMER0E
N
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31
RFEN
RF clock enable
This bit is set and reset by softw are.
0: Disabled RF clock
1: Enabled RF clock
30
HPDFEN
HPDF clock enable
This bit is set and reset by softw are.
0: Disabled HPDF clock
1: Enabled HPDF clock