GD32W51x User Manual
179
16:15
Reserved
Must be kept at reset value.
14
SYSCFGRST
SYSCFG reset
This bit is set and reset by softw are.
0: No reset
1: Reset the SYSCFG
13
Reserved
Must be kept at reset value.
12
SPI0RST
SPI0 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the SPI0
11
SDIORST
SDIO reset
This bit is set and reset by softw are.
0: No reset
1: Reset the SDIO
10:9
Reserved
Must be kept at reset value.
8
ADC0RST
ADC0 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the ADC0
7:5
Reserved
Must be kept at reset value.
4
USART2RST
USART2 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the USART2
3:1
Reserved
Must be kept at reset value.
0
TIMER0RST
TIMER0 reset
This bit is set and reset by softw are.
0: No reset
1: Reset the TIMER0
6.5.10.
AHB1 enable register (RCU_AHB1EN)
Address offset: 0x30
Reset value: 0x000F 0080
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16