
GD32L23x User Manual
98
Set by hardware when the internal 32kHz RC oscillator clock is stable and the
IRC32KSTBIE bit is set.
Reset by software when setting the IRC32KSTBIC bit.
0: No IRC32K stabilization clock ready interrupt generated
1: IRC32K stabilization interrupt generated
4.3.4.
APB2 reset register (RCU_APB2RST)
Address offset: 0x0C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
USART0
RST
Reserved. SPI0RST
TIMER8
RST
Reserved. ADCRST
Reserved
CMPRST
SYSCFG
RST
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value
14
USART0RST
USART0 Reset
This bit is set and reset by software.
0: No reset
1: Reset the USART0
13
Reserved
Must be kept at reset value
12
SPI0RST
SPI0 Reset
This bit is set and reset by software.
0: No reset
1: Reset the SPI0
11
TIMER8RST
TIMER8 reset
This bit is set and reset by software.
0: No reset
1: Reset the TIMER8
10
Reserved
Must be kept at reset value
9
ADCRST
ADC reset
This bit is set and reset by software.
0: No reset
1: Reset the ADC