
GD32L23x User Manual
80
Reserved
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CORE1P
S_ACTIV
E
CORE1P
S_SLEEP
SRAM1P
S_ACTIV
E
SRAM1P
S_SLEEP
DPF2
Reserved
r
r
r
r
rc_w0
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
CORE1PS_ACTIVE COREOFF1 domain is in active state.
4
CORE1PS_SLEEP
COREOFF1 domain is in sleep state.
3
SRAM1PS_ACTIVE SRAM1 is in active state.
2
SRAM1PS_SLEEP
SRAM1 is in sleep state.
1
DPF2
This bit is Deep-sleep2 mode status. This bit is set by hardware when enter Deep-
sleep2 mode. And clear by software when write 0.
0
Reserved
Must be kept at reset value.
3.4.5.
Parameter register (PMU_PAR)
Address offset: 0x10
Reset value: 0x040A 2064
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TWKEN
TWKSRA
M1EN
TWKCOR
E1EN
TWK_CORE1[7:0]
TSW_IRC16MCNT[4:0]
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TWK_SRAM1[7:0]
TWK_CORE0[7:0]
rw
rw
Bits
Fields
Descriptions
31
TWKEN
Use software value when wake up Deep-sleep2 or not
0: use hardware ack signal when wake up Deep-sleep2.
1: use software value when wake up Deep-sleep2, the value is set by
TWK_CORE0[7:0].
30
TWKSRAM1EN
Use software value when wake up SRAM1 power domain or not
0: use hardware ack signal when wake up SRAM1.
1: use software value when wake up SRAM1, the value is set by TWK_SRAM1[7:0].