
GD32L23x User Manual
79
Reserved
SRAM1P
D2
NRRD2
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CORE1W
AKE
CORE1S
LEEP
Reserved
SRAM1P
WAKE
SRAM1P
SLEEP
rw
rw
rw
rw
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
17
SRAM1PD2
Power state of SRAM1 when enters Deep-sleep2 mode
0: SRAM1 power-off.
1: SRAM1 power same as Run/Run1/Run2 mode.
Note:
When wakeup from the Deep-sleep2 mode, the power state of SRAM1 is the
same as the power state before entering the Deep-sleep2 mode.
16
NRRD2
No retention register in Deep-sleep 2 mode
0: CPU have retention register.
1: No retention register.
15:6
Reserved
Must be kept at reset value.
5
CORE1WAKE
COREOFF1 domain wakeup.
This bit is set by software only in Run/Run1/Run2 mode and COREOFF1 in sleep
mode, and cleared by hardware.
4
CORE1SLEEP
COREOFF1 domain go to power-off.
This bit is set by software only in Run/Run1/Run2 mode and COREOFF1 in active
mode, and cleared by hardware.
3:2
Reserved
Must be kept at reset value.
1
SRAM1PWAKE
SRAM1 wakeup.
This bit is set by software only in Run/Run1/Run2 mode and SRAM1 in sleep mode,
and cleared by hardware.
0
SRAM1PSLEEP
SRAM1 go to power-off.
This bit is set by software only in Run/Run1/Run2 mode and SRAM1 in active mode,
and cleared by hardware.
3.4.4.
Status register (PMU_STAT)
Address offset: 0x0C
Reset value: 0x0000 0018 (not reset by wakeup from Standby mode).
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16