
GD32L23x User Manual
603
001: 1/f
PSC
010: 2/f
PSC
011: 3/f
PSC
100: 4/f
PSC
101: 5/f
PSC
110: 6/f
PSC
111: 7/f
PSC
3
UPDIE
SLCD update done interrupt enable
This bit is set and cleared by software.
0: SLCD Update Done interrupt disabled
1: SLCD Update Done interrupt enabled
2
Reserved
Must be kept at reset value.
1
SOFIE
Start of frame interrupt enable
This bit is set and cleared by software.
0: SLCD Start of Frame interrupt disabled
1: SLCD Start of Frame interrupt enabled
0
HDEN
High drive enable
This bit is set and cleared by software.
0: Permanent high drive disabled. The time during which R
L
is enabled is configured
by the PULSE[2:0].
1: Permanent high drive enabled. RL is always switched on, and the PULSE[2:0] is
invalid.
25.4.3.
Status flag register (SLCD_STAT)
Address offset: 0x08
Reset value: 0x0000 0020
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SYNF
VRDYF
UPDF
UPRF
SOF
ONF
r
r
r
rs
r
r
Bits
Fields
Descriptions
31:6
Reserved
Must be kept at reset value.
5
SYNF
SLCD_CFG register synchronization flag
This bit is set when SLCD_CFG register update to SLCD clock domain, and It is