
GD32L23x User Manual
58
3
Reserved
Must be kept at reset value.
2:0
WSCNT[2:0]
Wait state counter register
These bits is set and reset by software.
000: 0 wait state added
001: 1 wait state added
010: 2 wait state added
011: 3 wait state added
010 ~111: reserved
2.4.2.
Unlock key register (FMC_KEY)
Address offset: 0x04
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
KEY[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY[15:0]
w
Bits
Fields
Descriptions
31:0
KEY[31:0]
FMC_CTL unlock register
These bits are only be written by software.
Write KEY[31:0] with keys to unlock FMC_CTL register.
2.4.3.
Option byte unlock key register (FMC_OBKEY)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
OBKEY[31:16]
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OBKEY[15:0]
w
Bits
Fields
Descriptions
31:0
OBKEY[31:0]
FMC_CTL option bytes operation unlock register
These bits are only be written by software.