
GD32L23x User Manual
191
It is cleared by writing 1 to the corresponding SOIFC0 bit in DMAMUX_RM_INTC
register.
11.6.3.
Request
multiplexer
channel
interrupt
flag
clear
register
(DMAMUX_RM_INTC)
Address offset: 0x084
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SOIFC6
SOIFC5
SOIFC4
SOIFC3
SOIFC2
SOIFC1
SOIFC0
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
SOIFC6
Clear bit for synchronization overrun event flag of request multiplexer channel 6
Refers to SOIFC0 descriptions.
5
SOIFC5
Clear bit for synchronization overrun event flag of request multiplexer channel 5
Refers to SOIFC0 descriptions.
4
SOIFC4
Clear bit for synchronization overrun event flag of request multiplexer channel 4
Refers to SOIFC0 descriptions.
3
SOIFC3
Clear bit for synchronization overrun event flag of request multiplexer channel 3
Refers to SOIFC0 descriptions.
2
SOIFC2
Clear bit for synchronization overrun event flag of request multiplexer channel 2
Refers to SOIFC0 descriptions.
1
SOIFC1
Clear bit for synchronization overrun event flag of request multiplexer channel 1
Refers to SOIFC0 descriptions.
0
SOIFC0
Clear bit for synchronization overrun event flag of request multiplexer channel 0
Writing 1 clears the corresponding overrun flag SOIF0 in the DMAMUX_RM_INTF
register.
11.6.4.
Request
generator
channel
x
configuration
register
(DMAMUX_RG_CHxCFG)
x = 0...3, where x is a channel number