
GD32L23x User Manual
104
1: Enabled DBGMCU clock
21:15
Reserved
Must be kept at reset value
14
USART0EN
USART0 clock enable
This bit is set and reset by software.
0: Disabled USART0 clock
1: Enabled USART0 clock
13
Reserved
Must be kept at reset value
12
SPI0EN
SPI0 clock enable
This bit is set and reset by software.
0: Disabled SPI0 clock
1: Enabled SPI0 clock
11
TIMER8EN
TIMER8 timer clock enable
This bit is set and reset by software.
0: Disabled TIMER8 timer clock
1: Enabled TIMER8 timer clock
10
Reserved
Must be kept at reset value
9
ADCEN
ADC interface clock enable
This bit is set and reset by software.
0: Disabled ADC interface clock
1: Enabled ADC interface clock
8:2
Reserved
Must be kept at reset value
1
CMPEN
Comparator clock enable
This bit is set and reset by software.
0: Disabled system comparator clock
1: Enabled comparator clock
0
SYSCFGEN
System configuration clock enable
This bit is set and reset by software.
0: Disabled system configuration clock
1: Enabled system configuration clock
4.3.8.
APB1 enable register (RCU_APB1EN)
Address offset:0x1C
Reset value: 0x1000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BKPEN
CTCEN
DACEN
PMUEN
Reserved
I2C2EN USBDEN I2C1EN
I2C0EN
UART4
EN
UART3
EN
LPUARTE
N
USART1
EN
Reserved