
GD32L23x User Manual
103
0: Disabled CRC clock
1: Enabled CRC clock
5
Reserved
Must be kept at reset value
4
FMCSPEN
FMC clock enable
This bit is set and reset by software to enable/disable FMC clock during Sleep
mode.
0: Disabled FMC clock during Sleep mode
1: Enabled FMC clock during Sleep mode
3
Reserved
Must be kept at reset value
2
SRAM0SPEN
SRAM0 interface clock enable
This bit is set and reset by software to enable/disable SRAM0 interface clock
during Sleep mode.
0: Disabled SRAM0 interface clock during Sleep mode.
1: Enabled SRAM0 interface clock during Sleep mode
1
Reserved
Must be kept at reset value
0
DMAEN
DMA clock enable
This bit is set and reset by software.
0: Disabled DMA clock
1: Enabled DMA clock
4.3.7.
APB2 enable register (RCU_APB2EN)
Address offset: 0x18
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DBGMCU
EN
Reserved
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
USART0
EN
Reserved SPI0EN
TIMER8E
N
Reserved ADCEN
Reserved
CMPEN
SYSCFG
EN
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:23
Reserved
Must be kept at reset value
22
DBGMCUEN
DBGMCU clock enable
This bit is set and reset by software.
0: Disabled DBGMCU clock