
GD32F403xx User Manual
420
This bit specifies the length of the CK signal in synchronous mode.
0: There are 7 CK pulses for an 8 bit frame and 8 CK pulses for a 9 bit frame.
1: There are 8 CK pulses for an 8 bit frame and 9 CK pulses for a 9 bit frame.
This bit is reserved for UART3/4.
7
Reserved
Must be kept the reset value.
6
LBDIE
LIN break detected interrupt enable.
If this bit is set, an interrupt occurs when the LBDF bit in USART_STAT0 is set.
0: LIN break detected interrupt is disabled.
1: LIN break detected interrupt is enabled .
5
LBLEN
LIN break frame length
This bit specifies the length of a LIN break frame.
0: 10 bit
1: 11 bit
4
Reserved
Must be kept the reset value.
3:0
ADDR[3:0]
Address of the USART
In wake up by address match mode (WM=1), the USART enters mute mode when
the LSB 4 bits of a received frame do not equal the ADDR[3:0] bits, and wakes up
when the LSB 4 bits of a received frame equal the ADDR[3:0] bits.
17.4.6.
Control register 2 (USART_CTL2)
Address offset: 0x14
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CTSIE
CTSEN
RTSEN
DENT
DENR
SCEN
NKEN
HDEN
IRLP
IREN
ERRIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:11
Reserved
Must be kept the reset value.
10
CTSIE
CTS interrupt enable
If this bit is set, an interrupt occurs when the CTSF bit in USART_STAT0 is set.
0: CTS interrupt is disabled .
1: CTS interrupt is enabled .
This bit is reserved for UART3/4.
9
CTSEN
CTS enable