
GD32F403xx User Manual
176
Periphera
l
Channel 0
Channel 1
Channel 2
Channel 3
Channel 4
Channel 5
Channel 6
USART
●
USART2_TX USART2_RX USART0_TX USART0_RX USART1_RX USART1_TX
I2C
●
●
●
I2C1_TX
I2C1_RX
I2C0_TX
I2C0_RX
Table 10-3. DMA0 requests for each channel
Figure 10-5. DMA1 request mapping
SPI2/I2S2_RX
TIMER7_CH2
TIMER7_UP
or
or
Channel 0
M2M
Hardware
priority
high
low
SPI2/I2S2_TX
TIMER7_CH3
TIMER7_TG
TIMER7_CMT
or
or
Channel 1
M2M
UART3_RX
TIMER5_UP
DAC_CH0
TIMER7_CH0
or
or
Channel 2
M2M
SDIO
TIMER6_UP
DAC_CH1
or
or
Channel 3
M2M
ADC2
UART3_TX
TIMER4_CH0
TIMER7_CH1
or
or
Channel 4
M2M
Table 10-4. DMA1 requests for each channel
Peripheral Channel 0
Channel 1
Channel 2
Channel 3
Channel 4
TIMER5
●
●
TIMER5_UP
●
●
TIMER6
●
●
●
TIMER6_UP
●
TIMER7
TIMER7_CH2
TIMER7_UP
TIMER7_CH3
TIMER7_TG
TIMER7_CMT
TIMER7_CH0
●
TIMER7_CH1
ADC2
●
●
●
●
ADC2
DAC
●
●
DAC_CH0
DAC_CH1
●
SPI/I2S
SPI2/I2S2_RX SPI2/I2S2_TX
●
●
●
USART
●
●
UART3_RX
●
UART3_TX