
GD32F403xx User Manual
145
Register
(1)
CAN0
CAN1
CAN1_REMAP
= “0”
-
PB12(CAN1_RX)
PB13(CAN1_TX)
CAN1_REMAP
= “1”
-
PB5(CAN1_RX)
PB6(CAN1_TX)
1.
CAN0_RX and CAN0_TX in connectivity line devices; CAN_RX and CAN_TX in other
devices with a single CAN interface.
2.
This remapping is available only on 100-pin packages.
8.4.10.
Ethernet AF remapping
Table 8-11. ENET alternate function remapping
Register
ENET
ENET_REMAP
= “0”
PA7(RX_DV-CRS_DV)
PC4(RXD0)
PC5(RXD1)
PB0(RXD2)
PB1(RXD3)
ENET_REMAP
= “1”
PD8(RX_DV-CRS_DV)
PD9(RXD0)
PD10(RXD1)
PD11(RXD2)
PD12(RXD3)
8.4.11.
CTC AF remapping
Refer to AFIO port configuration register 1 (AFIO_ PCF1).
Table 8-12. CTC alternate function remapping
Register
CTC_SYNC
CTC_REMAP [1:0] = “00”
PA8
CTC_REMAP [1:0] = “01”
PD15
CTC_REMAP [1:0] =
“10” or “11”
PF0
8.4.12.
CLK pins AF remapping
The LXTAL oscillator pins OSC32_IN and OSC32_OUT can be used as general-purpose I/O
PC14 and PC15 individually, when the LXTAL oscillator is off. The LXTAL has priority over the
GPIOs function.
Note:
1. But when the 1.8 V domain is powered off (by entering standby mode) or when the backup
domain is supplied by VBAT (VDD no more supplied), the PC14/PC15 GPIO functionality is
lost and will be set in analog mode.