GD32F20x User Manual
850
1: The MSC counters are reset to zero after read them
1
CTSR
Counter stop rollover bit
0: The counters roll over to zero after they reached the maximum value
1: The counters do not roll over to zero after they reached the maximum value
0
CTR
Counter reset bit
Cleared by hardware 1 clock after set.
This bit is cleared automatically after 1 clock cycle
0: No effect
1: Reset all counters
27.4.23.
MSC receive interrupt flag register (ENET_MSC_RINTF)
Address offset: 0x0104
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RGUF
Reserved
rc_r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RFAE
RFCE
Reserved
rc_r
rc_r
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value
17
RGUF
Received good unicast frames bit
0: Good unicast frame received counter is less than half of the maximum value
1: Good unicast frame received counter reaches half of the maximum value
16
:
7
Reserved
Must be kept at reset value
6
RFAE
Received frames alignment error bit
0: Alignment error frame received counter is less than half of the maximum value
1: Alignment error frame received counter reaches half of the maximum value
5
RFCE
Received frames CRC error bit
0: CRC error frame received counter is less than half of the maximum value
1: CRC error frame received counter reaches half of the maximum value
4:0
Reserved
Must be kept at reset value
27.4.24.
MSC transmit interrupt flag register (ENET_MSC_TINTF)
Address offset: 0x0108
Reset value: 0x0000 0000
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...