![GigaDevice Semiconductor GD32F20 Series User Manual Download Page 848](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32f20-series/gd32f20-series_user-manual_2225801848.webp)
GD32F20x User Manual
848
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR2L[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR2L[15:0]
rw
Bits
Fields
Descriptions
31:0
ADDR2L[31:0]
MAC address2 low 32-bit
This field contains the low 32-bit of the 6-byte MAC address2
27.4.20.
MAC address 3 high register (ENET_MAC_ADDR3H)
Address offset: 0x0058
Reset value: 0x0000 FFFF
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
AFE
SAF
MB[5:0]
Reserved
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR3H[15:0]
rw
Bits
Fields
Descriptions
31
AFE
Address filter enable bit
0:The address filter ignores the MAC address3 for filtering
1:The address filter use the MAC address3 for perfect filtering
30
SAF
Source address filter bit
0:The MAC address3[47:0] is used to comparing with the DA fields of the received
frame
1:The MAC address3[47:0] is used to comparing with the SA fields of the received
frame
29:24
MB[5:0]
Mask byte bits
When they are set high, the MAC does not compare the corresponding byte of
received DA/SA with the contents of the MAC address3 registers. Each bit controls
one byte mask as follows:
MB[5]: ENET_MAC_ADDR3H [15:8]
MB[4]: ENET_MAC_ADDR3H [7:0]
MB[3]: ENET_MAC_ADDR3L [31:24]
MB[2]: ENET_MAC_ADDR3L[23:16]
MB[1]: ENET_MAC_ADDR3L[15:8]
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...