GD32F20x User Manual
846
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR1H[15:0]
rw
Bits
Fields
Descriptions
31
AFE
Address filter enable bit
0: The address filter ignores the MAC address1 for filtering
1: The address filter uses the MAC address1 for perfect filtering
30
SAF
Source address filter bit
0: The MAC address1[47:0] is used to comparing with the DA field of the received
frame
1: The MAC address1[47:0] is used to comparing with the SA field of the received
frame
29:24
MB[5:0]
Mask byte bits
When they are set high, the MAC does not compare the corresponding byte of
received DA/SA with the contents of the MAC address1 registers. Each bit controls
one byte mask as follows:
MB[5]: ENET_MAC_ADDR1H [15:8]
MB[4]: ENET_MAC_ADDR1H [7:0]
MB[3]: ENET_MAC_ADDR1L [31:24]
MB[2]: ENET_MAC_ADDR1L[23:16]
MB[1]: ENET_MAC_ADDR1L[15:8]
MB[0]: ENET_MAC_ADDR1L [7:0]
23:16
Reserved
Must be kept at reset value
15:0
ADDR1H[15:0]
MAC address1 high [47:32] bits
This field contains the high 16-bit (bit 47 to 32) of the 6-byte MAC address1
27.4.17.
MAC address 1 low register (ENET_MAC_ADDR1L)
Address offset: 0x004C
Reset value: 0xFFFF FFFF
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR1L[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR1L[15:0]
rw
Bits
Fields
Descriptions
31:0
ADDR1L[31:0]
MAC address1 low 32-bit
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...