GD32F20x User Manual
844
5
MSCR
MSC receive status bit
0: All the bits in register ENET_MSC_RINTF are cleared
1: An interrupt is generated in the ENET_MSC_RINTF register
4
MSC
MSC status bit
This bit is logic ORed from MSCT and MSCR bit.
0: Both MSCT and MSCR bits in this register are low
1: Any of bit 6 (MSCT) or bit 5 (MSCR) is set high
3
WUM
WUM status bit
This bit is logic ORed from WUFR and MPKR bit in ENET_MAC_WUM register.
0: Wakeup frame or Magic Packet frame is not received
1: A Magic packet or remote wakeup frame is received in power down Mode
2:0
Reserved
Must be kept at reset value
27.4.13.
MAC interrupt mask register (ENET_MAC_INTMSK)
Address offset: 0x003C
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TMSTIM
Reserved
WUMIM
Reserved
rw
rw
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value
9
TMSTIM
Timestamp trigger interrupt mask bit
0:Unmask the timestamp interrupt generation
1:Mask the timestamp interrupt generation
8:4
Reserved
Must be kept at reset value
3
WUMIM
WUM interrupt mask bit
0: Unmask the interrupt generation due to the WUM bit in ENET_MAC_INTF
register
1: Mask the interrupt generation due to the WUM bit in ENET_MAC_INTF register
2:0
Reserved
Must be kept at reset value
27.4.14.
MAC address 0 high register (ENET_MAC_ADDR0H)
Address offset: 0x0040
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...