GD32F20x User Manual
842
27.4.11.
MAC wakeup management register (ENET_MAC_WUM)
Address offset: 0x002C
Reset value: 0x0000 0000
This register configures the request of wakeup events and monitors the wakeup events.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
WUFFRPR
Reserved
rs
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
GU
Reserved
WUFR
MPKR
Reserved
WFEN
MPEN
PWD
rw
rc_r
rc_r
rw
rw
rs
Bits
Fields
Descriptions
31
WUFFRPR
Wakeup frame filter register pointer reset bit
This bit can reset the inner pointer of ENET_MAC_RWFF register by application set
it to 1. Hardware clears it when resetting completes.
0: No effect
1: Reset the ENET_MAC_RWFF register inner pointer
30:10
Reserved
Must be kept at reset value
9
GU
Global unicast bit
0: Not all of received unicast frame is considered to be a wakeup frame
1: Any received unicast frame passed address filtering is considered to be a wakeup
frame
8:7
Reserved
Must be kept at reset value
6
WUFR
Wakeup frame received bit
This bit is cleared when this register is read
0:Has not received the wake-up frame
Byte Mask of Filter-0
Byte Mask of Filter-1
Byte Mask of Filter-2
Byte Mask of Filter-3
Filter 1 CRC - 16
Offset of Filter 3
Offset of Filter 2
Reserved
Filter 3
Command
Reserved
Filter 2
Command
Reserved
Filter 1
Command
Reserved
Filter 0
Command
Offset of Filter 1
Offset Filter 0
Filter 0 CRC - 16
Filter 3 CRC - 16
Filter 2 CRC - 16
Wakeup frame filter
reg0
Wakeup frame filter
reg1
Wakeup frame filter
reg2
Wakeup frame filter
reg3
Wakeup frame filter
reg4
Wakeup frame filter
reg5
Wakeup frame filter
reg6
Wakeup frame filter
reg7
31
0
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...