GD32F20x User Manual
604
0: Data Enable active low
1: Data Enable active high
28
CLKPS
Pixel Clock Polarity Selection
0: Pixel Clock is TLI clock
1: Pixel Clock is inverted TLI clock
27:17
Reserved
Must keep the reset value
16
DFEN
Dither Function Enable
0: Dither function disable
1: Dither function enable
15
Reserved
Must keep the reset value
14:12
RDB[2:0]
Red channel Dither Bits Number
Fixed to 2, read only
11
Reserved
Must keep the reset value
10:8
GDB[2:0]
Green channel Dither Bits Number
Fixed to 2, read only
7
Reserved
Must keep the reset value
6:4
BDB[2:0]
Blue channel Dither Bits Number
Fixed to 2, read only
3:1
Reserved
Must keep the reset value
0
TLIEN
TLI enable bit
0: TLI disable
1: TLI enable
23.6.6.
Reload layer register (TLI_RL)
Address offset: 0x24
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FBR
RQR
rw
rw
Bits
Fields
Descriptions
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...