GD32F20x User Manual
507
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
INTDIV [11:0]
FRADIV[3:0]
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept the reset value
15:4
INTDIV[11:0]
Integer part of baud-rate divider
3:0
FRADIV[3:0]
Fraction part of baud-rate divider
19.4.4.
Control register 0 (USART_CTL0)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
UEN
WL
WM
PCEN
PM
PERRIE
TBEIE
TCIE
RBNEIE
IDLEIE
TEN
REN
RWU
SBKCMD
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:14
Reserved
Must be kept the reset value
13
UEN
USART enable
0: USART disabled
1: USART enabled
12
WL
Word length
0: 8 Data bits
1: 9 Data bits
This bit field cannot be written when the USART is enabled (UEN=1).
11
WM
Wakeup method in mute mode
0: wake up by idle frame
1: wake up by address match
This bit field cannot be written when the USART is enabled (UEN=1).
10
PCEN
Parity check function enable
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...