
GD32F20x User Manual
215
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
KEY3L[15:0]
w
Bits
Fields
Descriptions
31:0
KEY0...3(H/L)
The key for DES, TDES, AES
10.9.10.
CAU Initial vector registers (CAU_IV0..1(H/L))
Address offset: 0x40 to 0x4C
Reset value: 0x0000 0000
This registers have to be accessed by word (32-bit), and all of them must be written when
BUSY is 0.
In DES/TDES mode, IV0H is the leftmost bits, and IV0L is the rightmost bits of the initialization
vectors.
In AES mode, IV0H is the leftmost bits, and IV1L is the rightmost bits of the initialization
vectors.
CAU_IV0H
Address offset: 0x40
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IV0H[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IV0H[15:0]
rw
CAU_IV0L
Address offset: 0x44
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IV0L[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IV0L[15:0]
rw
CAU_IV1H
Address offset: 0x48
Summary of Contents for GD32F20 Series
Page 191: ...GD32F20x User Manual 191 Bits Fields Descriptions 31 0 TRNDATA 31 0 32 Bit Random data ...
Page 290: ...GD32F20x User Manual 290 conversion is ongoing ...
Page 325: ...GD32F20x User Manual 325 15 0 ALRM 15 0 RTC alarm value low ...
Page 385: ...GD32F20x User Manual 385 ...
Page 523: ...GD32F20x User Manual 523 clears AERR bit by writing 0 to it ...